Difference between revisions of "83Plus:Ports"
From WikiTI
m (Changed names for ports 6 and 7) |
m |
||
Line 5: | Line 5: | ||
* [[83Plus:Ports:00|Port 00h]] - Link Port | * [[83Plus:Ports:00|Port 00h]] - Link Port | ||
* [[83Plus:Ports:01|Port 01h]] - Keyboard Port | * [[83Plus:Ports:01|Port 01h]] - Keyboard Port | ||
+ | * [[83Plus:Ports:03|Port 03h]] - Interrupt Masking Port | ||
* [[83Plus:Ports:04|Port 04h]] - Interrupt State Port / Memory Map Mode | * [[83Plus:Ports:04|Port 04h]] - Interrupt State Port / Memory Map Mode | ||
* [[83Plus:Ports:05|Port 05h]] - RAM Paging Port | * [[83Plus:Ports:05|Port 05h]] - RAM Paging Port |
Revision as of 09:29, 28 March 2005
This is the documentation of the TI-83+ family's IO ports, and how to interact with the calculator's hardware.
Please read our page on Contributing before editing these pages!
- Port 00h - Link Port
- Port 01h - Keyboard Port
- Port 03h - Interrupt Masking Port
- Port 04h - Interrupt State Port / Memory Map Mode
- Port 05h - RAM Paging Port
- Port 06h - Memory Bank A Port
- Port 07h - Memory Bank B Port
- Port 14h - Flash Unlock Port
- Ports 18h-1Fh - MD5 Calculation Ports (TI-83+ SE/TI-84+ only)
- Port 22h - Flash Execution Lower Limit (TI-83+ SE/TI-84+ only)
- Port 23h - Flash Execution Upper Limit (TI-83+ SE/TI-84+ only)
- Port 40h - Clock Control Port (TI-84+ Only)
- Ports 41h-44h - Clock Setting Ports (TI-84+ Only)
- Ports 45h-48h - Clock Current Time Ports (TI-84+ Only)